Novel Energy Efficient One Bit Full Adder / Subtractor


Novel Energy Efficient One Bit Full Adder / Subtractor

B.Vimala, V.Reshma , N.V.Sureshreddy, M.Madhubalakrishna and S.Arif Basha

B.Vimala, V.Reshma , N.V.Sureshreddy, M.Madhubalakrishna and S.Arif Basha "Novel Energy Efficient One Bit Full Adder / Subtractor" Published in International Journal of Trend in Research and Development (IJTRD), ISSN: 2394-9333, Volume-2 | Issue-2 , April 2015, URL: http://www.ijtrd.com/papers/IJTRD196.pdf

In this work one bit Full Adder/Subtractor with Twentyfour and Fourteen transistors have been proposed. Reducing Power dissipation, supply voltage, leakage currents, area of chip are the most important parameters in today`s VLSI designs. The system reliability can be increased by reducing the cost, weight and physical size and it is achieved by decreasing the transistor count. Therefore the minimum power consumption target and lower area can be meet by reducing the hardware size. Digital circuits can be minimize in two methods. One is human method and another is Computational method. This paper propose one-bit Full Subtractor based on human method with twenty and fourteen transistors and simulation for the designed circuits were also performed with “MENTOR GRAPHICS TOOL” ,

24T full adder-subtractor, 14T full adder-subtractor, Delay, Power Dissipation, Area.


Volume-2 | Issue-2 , April 2015

2394-9333

IJTRD196
pompy wtryskowe|cheap huarache shoes| cheap jordans|cheap jordans|cheap air max| cheap sneaker cheap nfl jerseys|cheap air jordanscheap jordan shoes
cheap wholesale jordans